Texas Instruments MICROPROCESSOR TI SITARA Instrukcja Użytkownika Strona 10

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 43
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 9
CORTEX A-8 : Highlights
First ARMv7 instruction-set architecture
Superscalar architecture delivers high performance
Advanced dynamic Branch prediction
Advanced dynamic Branch prediction
256 KB unified L2 cache
Dedicated, low
-
latency, high
-
BW interface to L1 cache
Dedicated, low
-
latency, high
-
BW interface to L1 cache
Enhanced VFPv3
Doubles number of double-precision registers
Adds new instructions to convert between fixed and floating point
Adds new instructions to convert between fixed and floating point
Efficient Run Time Compilation Target
Jazelle
-
RCT: Target for Java. Memory footprint reduced up to 3x
Jazelle
-
RCT: Target for Java. Memory footprint reduced up to 3x
Trust Zone
Normal & Secure worlds have different memory views
10
Przeglądanie stron 9
1 2 ... 5 6 7 8 9 10 11 12 13 14 15 ... 42 43

Komentarze do niniejszej Instrukcji

Brak uwag